## NbO as gate electrode for *n*-channel metal-oxide-semiconductor field-effect-transistors

W. Gao<sup>a)</sup> J. F. Conley, Jr., and Y. Ono

Sharp Labs of America, 5750 NW Pacific Rim Boulevard, Camas, Washington 98607

(Received 7 November 2003; accepted 12 April 2004; published online 19 May 2004)

Niobium mono-oxide (NbO) is investigated as a potential candidate for gate electrode to replace poly-silicon gate in metal-oxide-semiconductor field-effect transistors. NbO was found to have a work function of  $4.18\pm0.05$  eV on SiO<sub>2</sub> and to be stable up to 1000 °C with SiO<sub>2</sub> and HfO<sub>2</sub> gate dielectrics. The low work function and high stability make NbO suitable for *n*-channel metal-oxide-semiconductor field-effect transistors devices. The method of deposition is critical during the fabrication to minimize the incorporation of Nb, NbO<sub>2</sub>, and Nb<sub>2</sub>O<sub>5</sub> which are detrimental to the stability and conductivity of the gate electrode and extra care is needed to avoid further oxidation of NbO. © 2004 American Institute of Physics. [DOI: 10.1063/1.1759780]

The rapid shrinking of device feature sizes requires a high- $\kappa$  gate dielectric and metal gate to replace thermal oxide and poly silicon in the near future. In order to satisfy the threshold voltage requirements, the work function of the gate material should be close to the conduction and valence band for *n*-channel metal-oxide-semiconductor field-effect transistor (NMOSFET) and p-channel metal-oxide-semiconductor field-effect transistor, respectively.<sup>1</sup> To qualify as a gate electrode, the material must be stable during the process at high temperatures. Only a limited number of materials satisfy the criteria for a gate electrode, and the low work function requirement for NMOSFET is one of the most difficult to meet.<sup>2</sup>

One approach to achieve a low work function metal gate is to vary the concentration of one component in a binary alloy, such as Ta in  $\text{RuTa}_x$  and N in  $\text{MoN}_x$ .<sup>3,4</sup> However, when the work function of these alloys is targeted to below 4.3 eV, the thermal stability tends to deteriorate quickly. Currently, no viable candidate material with the targeted 4.2 eV work function for NMOSFETs has been demonstrated. In this work, we report our findings on NbO and how it satisfies many of the stringent requirements as a gate metal candidate for NMOSFET.

Fully oxidized niobium oxide (Nb<sub>2</sub>O<sub>5</sub>) has been extensively studied as an alternative candidate to replace SiO<sub>2</sub> as gate dielectric in complementary metal-oxide-semiconductor (CMOS) devices,<sup>5</sup> and as a cathodic electrochromic material for application in solar energy management, display devices, and sensors.<sup>6</sup> Partially oxidized niobium (NbO<sub>x</sub> with x from 1 to 2) was studied as a variable resistor in superconducting circuits.<sup>7</sup> Due to the exothermic nature of reactions for NbO to be further oxidized to form NbO<sub>2</sub> and Nb<sub>2</sub>O<sub>5</sub>,<sup>8</sup> the methods for NbO deposition are severely limited and published reports on Nb mono-oxide are rare. Many methods have been used to deposit niobium oxides but reactive sputtering is so far the only method used to produce NbO films.<sup>9,10</sup> Pulsed laser deposition is another possible technique to deposit NbO, although it is not suitable for mass production.<sup>6</sup>

<sup>a)</sup>Author to whom correspondence should be addressed; electronic mail: wgao@sharplabs.com

In this study, NbO films are sputter deposited in a dc magnetron sputtering system at room temperature using a Nb (purity 99.95%) target and a mixture of Ar and O<sub>2</sub> gases. Ar and O<sub>2</sub> gas are separately controlled by mass flow controllers and the total gas pressure during film deposition is maintained at around 6 mTorr. It is reported that for reactive sputter deposition of metal-oxide films at low temperature, the condition of the sputter chamber has a big influence on the film composition,<sup>11</sup> and it is definitely so for NbO deposition. The resulting composition of the  $NbO_x$  film is found very sensitive to chamber condition and it is an important step to condition the chamber before the film deposition. Fine control of the gas ratio as well as the sputtering power is also crucial to obtain the single phase film. Figure 1 shows the x-ray diffraction (XRD) phase scans of several films deposited under a variety of conditions. By reducing oxygen partial pressure  $[P_{O_2}/(P_{O_2}+P_{Ar})]$ , and by increasing sputtering power, the oxygen content in the film is reduced sufficiently to eliminate NbO<sub>2</sub> and form predominantly single phase NbO. As-deposited NbO film has small crystal size and higher resistivity; after annealing at 800 °C for 5 min in Ar, the crystal size increased from 2 to 40 nm and resistivity decreased from around 800  $\mu\Omega$  cm to a level of 80



FIG. 1. XRD phase scans of niobium oxide films deposited under different oxygen concentration and sputtering powers. Samples were measured after 800  $^{\circ}$ C 5 min anneal in Ar.

4666

Downloaded 21 May 2004 to 134.121.161.15. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp

<sup>© 2004</sup> American Institute of Physics



FIG. 2.  $V_{\rm fb}$  vs CET for NbO measured over a series of anneals. Gate dielectric is SiO<sub>2</sub> with different thicknesses, error bar in the figure is the cross-wafer variation. Work function value could be extracted from y intercepts.

 $\mu\Omega$  cm and is equivalent to those of typical metals.

In order to measure work function, a 160 nm NbO film is sputter deposited on a specially prepared wafer with various SiO<sub>2</sub> thicknesses,<sup>12</sup> photolithographically patterned, and dry etched. A SF<sub>6</sub> and N<sub>2</sub> gas mixture in a Lam 9600 etch tool was used to etch NbO. Good etch selectivity of around 13:1 was seen for NbO on HfO<sub>2</sub> but was poor for NbO on SiO<sub>2</sub> (around 1:2). An e-beam evaporated Nb sample is also made and measured in the same fashion for comparison. CV measurements on 100×100  $\mu$ m<sup>2</sup> capacitors were performed asfabricated and throughout a sequence of anneals. Figure 2 plots flatband voltage  $(V_{\rm fb})$  versus capacitive equivalent thickness (CET) for NbO. The big error bar on the asdeposited state is related to the composition inhomogeneity of the film. The y intercepts of the linear fits for data from various annealing steps are close to each other indicating a stable work function, however, the slope of the line changes throughout the annealing sequence implying changes in effective charge density during anneals.

Figure 3 shows the extracted data from Fig. 2 for NbO and similar data for Nb. Work function of NbO reaches a stable value below 4.2 eV after a 400 °C anneal, while the work function of Nb changes in a bigger range during the



FIG. 3. Work functions and effective charge density change for NbO and Nb over a series of anneals.



FIG. 4. CET stability of Nb and NbO on SiO<sub>2</sub>.

course of anneals. As to the effective charge density, NbO/SiO<sub>2</sub>/Si gate stack also shows much more stable property than Nb/SiO<sub>2</sub>/Si gate stack during anneals. To further study the interaction when NbO and Nb are in contact with SiO<sub>2</sub>, Fig. 4 plotted the CET changes for NbO and Nb on around 24 nm SiO<sub>2</sub> gate dielectrics as part of the work function measurement. It shows that CET values for as-deposited Nb and NbO are different due to the different nature of deposition methods but get very close after 400 °C anneal. After 600 °C anneal, CET for NbO is very stable while CET for Nb continues to decrease, indicating a continuous reaction between Nb and SiO<sub>2</sub>. After 1000 °C anneal, the Nb capacitor is shorted.

To test the feasibility of integrating NbO into CMOS fabrication, NbO capacitors on high-*k* gate dielectric were fabricated on 7 nm of atomic-layer-deposition (ALD)  $\text{HfO}_2^{13}$  and CET change is monitored during anneals. It was found from 400 to 1000 °C, CET changed from 3.3 to 3.0 nm with 0.3 nm change happening at 800 °C anneal. We attribute this change to the densification of ALD  $\text{HfO}_2$ . NbO demonstrates a good stability with  $\text{HfO}_2$ , and is a potential candidate for future gate electrode application in NMOSFETs.

Traditional self-aligned NMOS transistors were also fabricated. NbO on ALD HfO<sub>2</sub> gate stack experienced 850 °C 5 min anneal for the source/drain implant activation. Anneals were carried out in a rapid thermal processing system with an oxygen free ambient to avoid further oxidation of NbO. Finished device shows a threshold voltage ( $V_{\rm th}$ ) of 0.75 V, 0.3– 0.5 V higher than the expected value. This could be attributed to the charge effect in HfO<sub>2</sub> layer and requires further study.<sup>14,15</sup> Besides the  $V_{\rm th}$ , devices show good transport characteristics as well as good uniformity and repeatability across the wafer.

In conclusion, a sputter deposited film of NbO is proposed as a low work function gate electrode for NMOSFETs with a measured value of  $4.18\pm0.05$  eV. The sputter conditions are tuned to prevent significant Nb, NbO<sub>2</sub>, and Nb<sub>2</sub>O<sub>5</sub> content in the film. The NbO gate electrode is stable with gate dielectrics up to 1000 °C anneal and can be etched in conventional etch tools with fluorine based etchants. With HfO<sub>2</sub> gate dielectrics, high etch selectivity is achieved and etch can be stopped at the HfO<sub>2</sub> layer. Our experiment shows that NbO is highly compatible with high- $\kappa$  HfO<sub>2</sub> gate dielectric and traditional self-aligned device flow.

Downloaded 21 May 2004 to 134.121.161.15. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp

<sup>1</sup>B. Cheng, B. Maiti, S. Samavendam, J. Grant, B. Taylor, P. Tobin, and J. Mogab, IEEE International Silicon on Insulator Conference, 1–4 October 2001, Durango, CO, pp. 91, 92.

- <sup>2</sup>G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. **89**, 5243 (2001).
- <sup>3</sup>H. Zhong, S.-N. Hong, Y.-S. Suh, H. Lazar, G. Heuss, and V. Misra, Tech. Dig. Int. Electron Devices Meet. **2001**, 467.
- <sup>4</sup>P. Ranade, Y. K. Choi, D. Ha, A. Agarwal, M. Ameen, and T. J. King, Tech. Dig. - Int. Electron Devices Meet. **2002**, 363.
- <sup>5</sup>K. Kukli, M. Ritala, and M. Leskela, J. Electrochem. Soc. **148**, F35 (2001).
- <sup>6</sup>Z. W. Fu, J. J. Kong, and Q. Z. Qin, J. Electrochem. Soc. **146**, 3914 (1999).
- <sup>7</sup>C. I. Wilson, C. R. Ellis, L. S. Salinas, and A. W. Lichtenberger, IEEE Trans. Appl. Supercond. **9**, 1724 (1999).
- <sup>8</sup>R. Pretorius, J. M. Harris, and M. A. Nicolet, Solid-State Electron. 21, 667 (1978).
- <sup>9</sup>R. C. Lee and C. R. Aita, J. Appl. Phys. **70**, 2094 (1991).
- <sup>10</sup>R. C. Lee and C. R. Aita, J. Vac. Sci. Technol. A **10**, 1777 (1992).

- <sup>11</sup>P. Jain, V. Bhagwat, E. J. Rymaszewski, T. M. Lu, S. Berg, and T. S. Cale, J. Appl. Phys. **93**, 3596 (2003).
- <sup>12</sup>W. Gao, J. F. Conley, Jr., and Y. Ono, Proceedings of 204th Meeting of the Electrochemical Society, Orlando, FL, 12–16 October 2003.
- <sup>13</sup>J. F. Conley, Jr., Y. Ono, R. Solanki, G. Stecker, and W. Zhuang, Appl. Phys. Lett. 82, 3508 (2003).
- <sup>14</sup> E. P. Gusev, D. A. Buchanan, E. Cartier, A. Kumar, D. DiMaria, S. Guha, A. Callegari, S. Zafar, P. C. Jamison, D. A. Neumayer, M. Copel, M. A. Gribelyuk, H. Okorn-Schmidt, C. D'Emic, P. Kozlowski, K. Chan, N. Bojarczuk, L.-Å. Ragnarsson, P. Ronsheim, K. Rim, R. J. Fleming, A. Mocutaand, and A. Ajmera, Tech. Dig. - Int. Electron Devices Meet. **2001**, 451.
- <sup>15</sup>S. B. Samavedam, L. B. La, P. J. Tobin, B. White, C. Hobbs, L. R. C. Fonseca, A. A. Demkov, J. Schaeffer, E. Luckowski, A. Martinez, M. Raymond, D. Triyoso, D. Roan, V. Dhandapani, R. Garcia, S. G. H. Anderson, K. Moore, H. H. Tseng, C. Capasso, O. Adetutu, D. C. Gilmer, W. J. Taylor, R. Hegde, and J. Grant, Tech. Dig. Int. Electron Devices Meet. **2003**, 307.